PVT Variation Aware Low Power Vedic Multiplier Design For DSPs on FPGA: Process Voltage Temperature Variation Using IO Standards on FPGA

-15% su kodu: ENG15
67,17 
Įprasta kaina: 79,02 
-15% su kodu: ENG15
Kupono kodas: ENG15
Akcija baigiasi: 2025-03-03
-15% su kodu: ENG15
67,17 
Įprasta kaina: 79,02 
-15% su kodu: ENG15
Kupono kodas: ENG15
Akcija baigiasi: 2025-03-03
-15% su kodu: ENG15
2025-02-28 79.0200 InStock
Nemokamas pristatymas į paštomatus per 11-15 darbo dienų užsakymams nuo 10,00 

Knygos aprašymas

As the communication and signal processing industries are proliferating the demand for the multipliers is continuously increasing at a rapid rate. For researchers, to develop high speed and power efficient multiplier has been a grave matter of concern. Reduction in the power consumption and delay of a multiplier circuitry is expected to cause a revolution in the field of electronics and communication.The performance of system is generally determined by the performance of the multiplier because the multiplier is generally the slowest element in the system. Hence, optimizing the speed and power consumption of the multiplier is a major design issue. There is need of development of high speed and low power multiplier for digital signal processing algorithms. From the previous research, it has been concluded that Vedic multiplier are more efficient than conventional multiplier. In this work, low power Vedic multiplier has been proposed.

Informacija

Autorius: Kavita Goswami, Bishwajeet Pandey,
Leidėjas: LAP LAMBERT Academic Publishing
Išleidimo metai: 2014
Knygos puslapių skaičius: 104
ISBN-10: 3659629359
ISBN-13: 9783659629358
Formatas: 220 x 150 x 7 mm. Knyga minkštu viršeliu
Kalba: Anglų

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „PVT Variation Aware Low Power Vedic Multiplier Design For DSPs on FPGA: Process Voltage Temperature Variation Using IO Standards on FPGA“

Būtina įvertinti prekę

Goodreads reviews for „PVT Variation Aware Low Power Vedic Multiplier Design For DSPs on FPGA: Process Voltage Temperature Variation Using IO Standards on FPGA“