Atnaujintas knygų su minimaliais defektais pasiūlymas! Naršykite ČIA >>

Interlayer Thermal Management of High-Performance Microprocessor Chip Stacks

-15% su kodu: ENG15
55,20 
Įprasta kaina: 64,94 
-15% su kodu: ENG15
Kupono kodas: ENG15
Akcija baigiasi: 2025-03-03
-15% su kodu: ENG15
55,20 
Įprasta kaina: 64,94 
-15% su kodu: ENG15
Kupono kodas: ENG15
Akcija baigiasi: 2025-03-03
-15% su kodu: ENG15
2025-02-28 64.9400 InStock
Nemokamas pristatymas į paštomatus per 11-15 darbo dienų užsakymams nuo 10,00 

Knygos aprašymas

Vertical integration of integrated circuit dies offers tremendous opportunities from an architectural as well as from an economical standpoint. Memory proximity supports performance scaling, and might enable significant energy savings. Partitioning of the corresponding functionalities and technologies into individual tiers can improve yield and modularity substantially. The paradigm change of stacking active components has a direct impact on heat-removal concepts and is therefore the motivation of this thesis. A stack comprised of a single logic layer in combination with multiple memory dies was identified as the limit for traditional back-side heat removal. To minimize junction temperatures, a stacking sequence with the high heat-flux component in close proximity to the cold plate is proposed. Interlayer cooling is the only volumetric heat-removal solution that scales with the number of dies in the stack. Hence, the focus of this thesis has been to identify the potential of interlayer cooling and to provide a modeling framework. Fundamental heat-transfer building blocks, such as unit-cell geometries, fluid structure modulation, fluid focusing, as well as four-port fluid delivery supporting power-map-aware heat removal, are discussed. Moreover, the theoretical foundation was experimentally validated on resistively heated convective test cavities. Therefore, specific bonding and insulation schemes were developed. Finally, the interlayer cooling performance was demonstrated on a pyramid chip stack.

Informacija

Autorius: Thomas Brunschwiler
Leidėjas: Cuvillier
Išleidimo metai: 2012
Knygos puslapių skaičius: 172
ISBN-10: 3954040344
ISBN-13: 9783954040346
Formatas: 210 x 148 x 10 mm. Knyga minkštu viršeliu
Kalba: Anglų

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „Interlayer Thermal Management of High-Performance Microprocessor Chip Stacks“

Būtina įvertinti prekę

Goodreads reviews for „Interlayer Thermal Management of High-Performance Microprocessor Chip Stacks“