Atnaujintas knygų su minimaliais defektais pasiūlymas! Naršykite ČIA >>
The history of this book begins way back in 1982. At that time a research proposal was filed with the Dutch Foundation for Fundamental Research on Matter concerning research to model defects in the layer structure of integrated circuits. It was projected that the results may be useful for yield estimates, fault statistics and for the design of fault tolerant structures. The reviewers were not in favor of this proposal and it disappeared in the drawers. Shortly afterwards some microelectronics industries realized that their survival may depend on a better integration between technology-and design-laboratories. For years the "silicon foundry" concept had suggested a fairly rigorous separation between the two areas. The expectation was that many small design companies would share the investment into the extremely costful Silicon fabrication plants while designing large lots of application-specific integrated circuits (ASIC's). Those fabrication plants would be concentrated with only a few market leaders.
Autorius: | José Pineda de Gyvez |
Serija: | The Springer International Series in Engineering and Computer Science |
Leidėjas: | Springer New York |
Išleidimo metai: | 2014 |
Knygos puslapių skaičius: | 196 |
ISBN-10: | 1461363837 |
ISBN-13: | 9781461363835 |
Formatas: | 235 x 155 x 11 mm. Knyga minkštu viršeliu |
Kalba: | Anglų |
Parašykite atsiliepimą apie „Integrated Circuit Defect-Sensitivity: Theory and Computational Models“