Atnaujintas knygų su minimaliais defektais pasiūlymas! Naršykite ČIA >>

Improved Architecture Of 256 Bit CSLA For Reduced Area Applications

-20% su kodu: BOOKS
41,34 
Įprasta kaina: 51,68 
-20% su kodu: BOOKS
Kupono kodas: BOOKS
Akcija baigiasi: 2025-03-09
-20% su kodu: BOOKS
41,34 
Įprasta kaina: 51,68 
-20% su kodu: BOOKS
Kupono kodas: BOOKS
Akcija baigiasi: 2025-03-09
-20% su kodu: BOOKS
2025-02-28 51.6800 InStock
Nemokamas pristatymas į paštomatus per 11-15 darbo dienų užsakymams nuo 10,00 

Knygos aprašymas

In the design of Integrated Circuits, area occupancy plays a vital role because of increasing the necessity of portable systems. In electronics, adder is a digital circuit that performs addition of numbers. To perform fast arithmetic operations, carry select adder (CSlA) is one of the fastest adders used in many data - processing processors. The structure of CSlA is such that there is further scope of reducing the area.Simple and efficient gate ¿ level modification is used to develop an area- efficient carry select adder by sharing the common Boolean logic term (CBL) is proposed. After logic simplification and sharing partial circuit, only one XOR gate and one inverter gate in each summation operation as well as one AND gate and one inverter gate in each carry-out operation are needed. Through the multiplexer, the correct output is selected according to the logic states of the carry in signal.

Informacija

Autorius: Eadalada Lavanya, Pendli Pradeep, K. Nikhila,
Leidėjas: LAP LAMBERT Academic Publishing
Išleidimo metai: 2018
Knygos puslapių skaičius: 88
ISBN-10: 6134984310
ISBN-13: 9786134984317
Formatas: 220 x 150 x 6 mm. Knyga minkštu viršeliu
Kalba: Anglų

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „Improved Architecture Of 256 Bit CSLA For Reduced Area Applications“

Būtina įvertinti prekę

Goodreads reviews for „Improved Architecture Of 256 Bit CSLA For Reduced Area Applications“