CMOS Area Efficient Approximate Arithmetic Architectures

-15% su kodu: ENG15
43,93 
Įprasta kaina: 51,68 
-15% su kodu: ENG15
Kupono kodas: ENG15
Akcija baigiasi: 2025-03-03
-15% su kodu: ENG15
43,93 
Įprasta kaina: 51,68 
-15% su kodu: ENG15
Kupono kodas: ENG15
Akcija baigiasi: 2025-03-03
-15% su kodu: ENG15
2025-02-28 51.6800 InStock
Nemokamas pristatymas į paštomatus per 11-15 darbo dienų užsakymams nuo 10,00 

Knygos aprašymas

Approximate computation provide alternate solution to reduce energy consumption of high performance present day DSP application devices. Conventional multiplication and addition techniques consume a lot of energy. In this brief design of approximate arithmetic units for signal processing application is explored. First an approximate adder is proposed by changing the logic of basic full adder cell. The proposed adder cell has fewer transistor count compared to recent similar approach. Next, an approximate multiplier with low error is designed using lead one detection and selecting n/2 bits for an n bit input. The proposed n/2 bit approximate multiplier performs well in terms of error and power performance compared to recent similar approach. In continuation the approximate units are implemented in a Multiply-Accumulate(MAC) unit. The proposed approximate MAC unit provides significant improvement in power, area, and delay at the cost of little degrade in accuracy. Finally, the proposed MAC unit is implemented in filtering application to verify the functionality.

Informacija

Autorius: Vijeyakumar Krishnasamy Natarajan, Kalaiselvi Sundaram, Hamsathvani Gurunathan,
Leidėjas: LAP LAMBERT Academic Publishing
Išleidimo metai: 2017
Knygos puslapių skaičius: 60
ISBN-10: 3330331798
ISBN-13: 9783330331792
Formatas: 220 x 150 x 4 mm. Knyga minkštu viršeliu
Kalba: Anglų

Pirkėjų atsiliepimai

Parašykite atsiliepimą apie „CMOS Area Efficient Approximate Arithmetic Architectures“

Būtina įvertinti prekę

Goodreads reviews for „CMOS Area Efficient Approximate Arithmetic Architectures“